{"id":398347,"date":"2024-10-20T04:35:21","date_gmt":"2024-10-20T04:35:21","guid":{"rendered":"https:\/\/pdfstandards.shop\/product\/uncategorized\/ieee-62014-4-2015\/"},"modified":"2024-10-26T08:23:41","modified_gmt":"2024-10-26T08:23:41","slug":"ieee-62014-4-2015","status":"publish","type":"product","link":"https:\/\/pdfstandards.shop\/product\/publishers\/ieee\/ieee-62014-4-2015\/","title":{"rendered":"IEEE 62014-4-2015"},"content":{"rendered":"
Adoption Standard – Active.<\/p>\n
PDF Pages<\/th>\n | PDF Title<\/th>\n<\/tr>\n | ||||||
---|---|---|---|---|---|---|---|
1<\/td>\n | IEC 62014-4 (IEEE Std 1685-2009) Front Cover <\/td>\n<\/tr>\n | ||||||
4<\/td>\n | Contents <\/td>\n<\/tr>\n | ||||||
12<\/td>\n | Introduction \n <\/td>\n<\/tr>\n | ||||||
14<\/td>\n | Important Notice 1. Overview <\/td>\n<\/tr>\n | ||||||
15<\/td>\n | 1.2 Purpose 1.3 Design environment <\/td>\n<\/tr>\n | ||||||
19<\/td>\n | 1.4 IP-XACT Enabled implementations <\/td>\n<\/tr>\n | ||||||
20<\/td>\n | 1.5 Conventions used <\/td>\n<\/tr>\n | ||||||
25<\/td>\n | 1.6 Use of color in this standard 1.7 Contents of this standard <\/td>\n<\/tr>\n | ||||||
26<\/td>\n | 2. Normative references <\/td>\n<\/tr>\n | ||||||
28<\/td>\n | 3. Definitions, acronyms, and abbreviations 3.1 Definitions <\/td>\n<\/tr>\n | ||||||
34<\/td>\n | 3.2 Acronyms and abbreviations <\/td>\n<\/tr>\n | ||||||
36<\/td>\n | 4. Interoperability use model 4.1 Roles and responsibilities <\/td>\n<\/tr>\n | ||||||
37<\/td>\n | 4.2 IP-XACT IP exchange flows <\/td>\n<\/tr>\n | ||||||
40<\/td>\n | 5. Interface definition descriptions 5.1 Definition descriptions 5.2 Bus definition <\/td>\n<\/tr>\n | ||||||
43<\/td>\n | 5.3 Abstraction definition <\/td>\n<\/tr>\n | ||||||
44<\/td>\n | 5.4 Ports <\/td>\n<\/tr>\n | ||||||
45<\/td>\n | 5.5 Wire ports <\/td>\n<\/tr>\n | ||||||
47<\/td>\n | 5.6 Qualifiers <\/td>\n<\/tr>\n | ||||||
49<\/td>\n | 5.7 Wire port group <\/td>\n<\/tr>\n | ||||||
51<\/td>\n | 5.8 Wire port mode constraints <\/td>\n<\/tr>\n | ||||||
52<\/td>\n | 5.9 Wire port mirrored-mode constraints <\/td>\n<\/tr>\n | ||||||
54<\/td>\n | 5.10 Transactional ports <\/td>\n<\/tr>\n | ||||||
56<\/td>\n | 5.11 Transactional port group <\/td>\n<\/tr>\n | ||||||
57<\/td>\n | 5.12 Extending bus and abstraction definitions <\/td>\n<\/tr>\n | ||||||
60<\/td>\n | 5.13 Clock and reset handling <\/td>\n<\/tr>\n | ||||||
62<\/td>\n | 6. Component descriptions 6.1 Component <\/td>\n<\/tr>\n | ||||||
65<\/td>\n | 6.2 Interfaces 6.3 Interface interconnections <\/td>\n<\/tr>\n | ||||||
67<\/td>\n | 6.4 Complex interface interconnections <\/td>\n<\/tr>\n | ||||||
69<\/td>\n | 6.5 Bus interfaces <\/td>\n<\/tr>\n | ||||||
80<\/td>\n | 6.6 Component channels <\/td>\n<\/tr>\n | ||||||
82<\/td>\n | 6.7 Address spaces <\/td>\n<\/tr>\n | ||||||
94<\/td>\n | 6.8 Memory maps <\/td>\n<\/tr>\n | ||||||
110<\/td>\n | 6.9 Remapping <\/td>\n<\/tr>\n | ||||||
115<\/td>\n | 6.10 Registers <\/td>\n<\/tr>\n | ||||||
133<\/td>\n | 6.11 Models <\/td>\n<\/tr>\n | ||||||
164<\/td>\n | 6.12 Component generators <\/td>\n<\/tr>\n | ||||||
166<\/td>\n | 6.13 File sets <\/td>\n<\/tr>\n | ||||||
178<\/td>\n | 6.14 Choices <\/td>\n<\/tr>\n | ||||||
180<\/td>\n | 6.15 White box elements <\/td>\n<\/tr>\n | ||||||
181<\/td>\n | 6.16 White box element reference <\/td>\n<\/tr>\n | ||||||
183<\/td>\n | 6.17 CPUs <\/td>\n<\/tr>\n | ||||||
184<\/td>\n | 7. Design descriptions 7.1 Design <\/td>\n<\/tr>\n | ||||||
186<\/td>\n | 7.2 Design component instances <\/td>\n<\/tr>\n | ||||||
188<\/td>\n | 7.3 Design interconnections <\/td>\n<\/tr>\n | ||||||
189<\/td>\n | 7.4 Active, monitored, and monitor interfaces <\/td>\n<\/tr>\n | ||||||
191<\/td>\n | 7.5 Design ad hoc connections <\/td>\n<\/tr>\n | ||||||
193<\/td>\n | 7.6 Design hierarchical connections <\/td>\n<\/tr>\n | ||||||
196<\/td>\n | 8. Abstractor descriptions 8.1 Abstractor <\/td>\n<\/tr>\n | ||||||
198<\/td>\n | 8.2 Abstractor interfaces <\/td>\n<\/tr>\n | ||||||
200<\/td>\n | 8.3 Abstractor models <\/td>\n<\/tr>\n | ||||||
202<\/td>\n | 8.4 Abstractor views <\/td>\n<\/tr>\n | ||||||
204<\/td>\n | 8.5 Abstractor ports <\/td>\n<\/tr>\n | ||||||
206<\/td>\n | 8.6 Abstractor wire ports <\/td>\n<\/tr>\n | ||||||
208<\/td>\n | 8.7 Abstractor generators <\/td>\n<\/tr>\n | ||||||
212<\/td>\n | 9. Generator chain descriptions 9.1 generatorChain <\/td>\n<\/tr>\n | ||||||
214<\/td>\n | 9.2 generatorChainSelector <\/td>\n<\/tr>\n | ||||||
215<\/td>\n | 9.3 generatorChain component selector <\/td>\n<\/tr>\n | ||||||
216<\/td>\n | 9.4 generatorChain generator <\/td>\n<\/tr>\n | ||||||
220<\/td>\n | 10. Design configuration descriptions 10.1 Design configuration 10.2 designConfiguration <\/td>\n<\/tr>\n | ||||||
222<\/td>\n | 10.3 generatorChainConfiguration <\/td>\n<\/tr>\n | ||||||
224<\/td>\n | 10.4 interconnectionConfiguration <\/td>\n<\/tr>\n | ||||||
226<\/td>\n | 11. Addressing and data visibility 11.1 Calculating the bit address of a bit in a memory map <\/td>\n<\/tr>\n | ||||||
227<\/td>\n | 11.2 Calculating the bus address at the slave bus interface 11.3 Address modifications of an interconnection <\/td>\n<\/tr>\n | ||||||
228<\/td>\n | 11.4 Address modifications of a channel <\/td>\n<\/tr>\n | ||||||
229<\/td>\n | 11.5 Addressing in the master 11.6 Visibility of bits <\/td>\n<\/tr>\n | ||||||
231<\/td>\n | 11.7 Address translation in a bridge <\/td>\n<\/tr>\n | ||||||
232<\/td>\n | Annex A (informative) Bibliography \n <\/td>\n<\/tr>\n | ||||||
234<\/td>\n | Annex B (normative) Semantic consistency rules \n <\/td>\n<\/tr>\n | ||||||
258<\/td>\n | Annex C (normative) Common elements and concepts \n <\/td>\n<\/tr>\n | ||||||
276<\/td>\n | Annex D (normative) Types \n <\/td>\n<\/tr>\n | ||||||
280<\/td>\n | Annex E (normative) Dependency XPATH \n <\/td>\n<\/tr>\n | ||||||
284<\/td>\n | Annex F (informative) External bus with an internal\/digital interface \n <\/td>\n<\/tr>\n | ||||||
286<\/td>\n | Annex G (normative) Tight generator interface \n <\/td>\n<\/tr>\n | ||||||
364<\/td>\n | Annex H (informative) Bridges and channels \n <\/td>\n<\/tr>\n | ||||||
374<\/td>\n | Annex I (informative) IEEE List of Participants <\/td>\n<\/tr>\n<\/table>\n","protected":false},"excerpt":{"rendered":" IEEE\/IEC International Standard – IP-XACT, Standard Structure for Packaging, Integrating, and Reusing IP within Tool Flows<\/b><\/p>\n |